VSD - Timing ECO (engineering change order) webinar
VSD - Timing ECO (engineering change order) webinar
First, let’s define better? Better in terms of Power. Performance and Area
Every VLSI engineer, an RTL architect, or Lead Synthesis Engineer, or Senior Physical Designer, or Director of Signoff timing analysis – practically everyone is doing timing ECO at every step of their flow. I, being a part of Signoff timing analysis and Physical Design world, am doing ECO almost every day, and so I understood that its more than adding buffer and up-sizing/downsizing cells.
All of the factors or ways shown in above image impacts either dynamic power or short-circuit power or leakage power. The question is, do you know why do we still do it? Do you know how can we still do with minimally impact on other parameters? Yes, No, Don’t Know….
It’s time to unveil more than 9 strategies to do timing ECO and below are few of them
- Routing congestion aware timing ECO
- Path based analysis ECO for selected endpoints
- Replicated modules based timing ECO
- Legalized timing ECO
- Margin based timing ECO
…..and many more…
See, I told you, timing ECO is more than just adding buffers and sizing cells…Do you want to know all the strategies?
Do you want to be a better timing engineer? Engineering includes tons of changes and modifications from inception to final product. Hence its called Engineering Change Order (ECO)
Welcome all of you to my "Timing ECO webinar", which was conducted along with ~50people on 6th Jan, 2018. Join and re-live the webinar.
Let's design better chips
Url: View Details
What you will learn
- Design better chips
- Analyze designs, from power, performance and area perspective, altogether
Rating: 4.45
Level: Intermediate Level
Duration: 1.5 hours
Instructor: Kunal Ghosh
Courses By: 0-9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
About US
The display of third-party trademarks and trade names on this site does not necessarily indicate any affiliation or endorsement of coursescompany.com.
View Sitemap